

International Journal of Innovative Research in Science, Engineering and Technology

Volume 3, Special Issue 3, March 2014

2014 International Conference on Innovations in Engineering and Technology (ICIET'14) On 21<sup>st</sup> & 22<sup>nd</sup> March Organized by

K.L.N. College of Engineering, Madurai, Tamil Nadu, India

# Grid Synchronization by Estimation of Positive Sequence Component in Three Phase Signals

S.Manoharan, Dr.K.Gnanambal, R.Girija, K.P.Ram Prasath

Department of Electrical and Electronics Engineering, K.L.N College of Engineering, Madurai, India Department of Electrical and Electronics Engineering, K.L.N College of Engineering, Madurai, India Department of Electrical and Electronics Engineering, K.L.N College of Engineering, Madurai, India. Department of Electrical and Electronics Engineering, K.L.N College of Engineering, Madurai, India

ABSTRACT— Distributed Generation (DG) System is a small scale electric power generation which is based on wind energy, fuel cell, photo voltaic system, hydro etc. Grid Synchronization is one of the most important issues in the control of inverters connected to the grid. The proper operation of grid connected inverter system is determined by grid voltage conditions such as phase, amplitude and frequency. A discrete phase-locked loop (PLL) is used to track the phase angle in order to improve the synchronization systems response in adverse grid conditions. Using the enhanced synchronization structure the fundamental positive-sequence component of grid voltages in asymmetric and distorted three-phase systems is estimated. The  $\alpha$ - $\beta$  stationary frame is used to obtain the pulsation for grid inverter using a space vector pulse width modulation (SVPWM). The performance of the proposed structure is verified through simulations using a grid set of ideal and non-ideal grid conditions (three-phase voltage unbalance, variation in frequency, variation in amplitude and phase shift). The simulation results demonstrates that the proposed method is very effective in digital structure synchronization.

**KEYWORDS**— Distributed Generation (DG), discrete phase-locked loop (PLL), synchronization systems, positive-sequence component, SVPWM, non-ideal grid conditions.

## I. INTRODUCTION

The Distributed Generation (DG) systems are highly sporadic power generation system and their power output depends heavily on the natural conditions. Various grid code requirements must be met to connect the DG systems with the utility grid. To ensure safe and reliable operation of power system based on DG system [1], usually power plant operators should satisfy the grid code requirements such as fault ride through, power quality improvement, grid synchronization, grid stability and power control etc. The grid synchronization techniques can be adversely affected by the application of a disturbing influence (influence quantity) on the electrical input signals. Due to the increase in number of Distributed Generation (DG) Systems has lead to complexity in control while integrating into grid. As a result requirements of grid connected inverters become stricter and stricter to meet very high power quality standards.

Grid voltage conditions such as phase, amplitude and frequency determine the proper operation of a grid connected system. In such applications, a fast and accurate detection of the phase angle, frequency and amplitude of the grid voltage is essential. These factors, together with the implementation simplicity and the cost are all important when examining the credibility of a synchronization scheme. Therefore an ideal phase-detection scheme must be used to promptly and smoothly track the grid phase through various short-term disturbances [2] [3] and long term disturbances to set the energy transfer between the grid and the power converter.

One of the earliest methods used for tracking the phase angle is Zero Crossing Detector (ZCD) method [4], but the performance of ZCD is badly affected by power quality phenomena [5]. The Linear PLL is mainly used to detect phase for single phase supply. Use of voltage controlled oscillators (VCOs) resulted in more rigid controllers such as the Phase Locked Oscillator systems and the Charge-Pump PLLs. However with the development of discrete devices such as microcontrollers, various high performance synchronization methods have been introduced.

The most recently proposed technique that can be used for grid synchronization is the phase-locked loop (PLL); it is a control system that generates an output signal whose phase is related to the phase of an input "reference" signal [6].Some significant applications are active power filters [7] [8], uninterruptible power supplies [9], power-factor control [10], [11], distributed power generation [12] and flexible ac transmission systems [13].

Copyright to IJIRSET

www.ijirset.com

Synchronous reference frame-phase-locked loops (SRF-s) are the most widely used systems for synchronizing signals [14].

A fast and accurate estimation of fundamental positivesequence component [15] of grid voltage is essential for different applications involving FACTS, power devices and grid connected power converters. It is essential to estimate for both monitoring and control in order to satisfy grid codes, and to obtain high performance response.

This paper proposes an enhanced synchronization structure based on PLL and fundamental positive-sequence components which is used to synchronize the component of grid voltages in three-phase systems that can include distorted and asymmetric voltage terms. Finally, the performances of the digital synchronization structure are investigated in the presence of both ideal and non-ideal grid conditions such as amplitude variation, frequency variation, phase jump and improper phase shift. The analysis is carried out in MATLAB/SIMULINK environment and the obtained results are discussed for effectiveness of the study.

## **II.OVERVIEW OF PROPOSED SYSTEM**

A. Synchronous reference frame based PLL

A phase-locked loop is a control system that generates an output signal whose phase is related to the phase of an input "reference" signal [5]. Frequency is the time derivative of phase. Keeping both the input and output phase in lock step implies keeping the input and output frequencies in lock step. Consequently it can track an input frequency or it can generate a frequency that is a multiple of the input frequency.

At present Synchronous Reference Frame PLL (SRF-PLL) is the one of the most employed PLL topology. If the single-phase voltage input V $\alpha$ , is an internally generated signal that is a 90 degrees shifted version of V $\beta$ . The transformation blocks as shown in fig. 1 changes the reference frame, bringing the voltages system from an  $\alpha$ - $\beta$  stationary reference frame to a d-q rotating synchronous reference frame.

The feedback loop controls the angular position of this d-q reference frame. In particular the utility voltage vector is totally lined up to the q-axis. In this way it coincides with all its q-component; consequently the d-component is made equal to zero. The q-component describes the voltage vector amplitude course.

After studying the various Phase Locked Loop schemes used today in modern power system, we observe that the Synchronous Reference Frame PLL method provides a simple yet effective way to measure the phase angle. In case of a single phase system we obtain the quadrature signal by delaying the available sinusoid or adopting some other similar structure, however in 3 phase system this problem is greatly reduced due to the availability of three phase shifted signals. Hence by using arithmetic manipulation we obtain the required orthogonal signal necessary for SRF-PLL implementation.

#### B.Fundamental positive-sequence component:

After studying the various Phase Locked Loop schemes used today in modern power system, we observe that the Synchronous Reference Frame PLL method provides a simple yet effective way to measure the phase angle. In this method of digital synchronization structure, the estimation of fundamental positivesequence component is necessary for the rejection of the most

Copyright to IJIRSET

www.ijirset.com

relevant disturbances such as voltage imbalance, frequency deviation, phase jumps and improper phase shifts.

### C.Space vector pulse width modulation:

It is used for the control of pulse width modulation. To implement space vector modulation a reference signal is sampled with fundamental frequency. The reference signal needed is generated from the Clarke transformation from three phase voltage source.



Fig. 1 Synchronization system structure.

## **III. PROBLEM FORMULATION**

The operation of the proposed synchronized structure is implemented by considering three phase supply voltage source Va, Vb and Vc. In order to track the phase angle a discrete three phase PLL is used. It controls the internal voltage source. The output consists of estimated phase synchronous angle  $\theta$  and (sin  $\theta$ , cos  $\theta$ ) for the dq transformation blocks. In steady state sin  $\theta$ will be in phase with the fundamental positive sequence of the  $\alpha$ component. The PLL also measures the frequency and generates a signal  $\omega$ t locked on the variable frequency of system voltage. The sin  $\theta$ , cos  $\theta$  values estimated using the PLL are used to obtain d, q and zero components using Park transformation.  $V_d = 2/3(V_a \sin \omega t + V_b \sin(\omega t - 2\pi/3) + V_c \sin(\omega t + 2\pi/3))$ 

$$Vq = 2/3(V_a \cos \omega t + V_b \cos(\omega t - 2\pi/3) + V_c \cos(\omega t + 2\pi/3))$$

$$V_0 = 1/3(V_a + V_b + V_c)$$
(3)

In order to perform current control, the direct axis is set to 30Amps. To neglect the negative sequence the q axis is set to zero. The PI regulator with gain Kp and Ki are set to 0.08 and 200 respectively. The PI regulator is used to control the positive sequence component and neglect the negative sequence component. The output obtained is again converted into (Vabc) voltage source using Park transformation. Fig. 3 shows the simulated circuit for the positive sequence estimation.

M.R. Thansekhar and N. Balaji (Eds.): ICIET'14



Simulation model for positive sequence estimation.

A SVPWM is used to obtain the pulsation for the DC-AC inverter with  $U\alpha$  and  $U\beta$  as the reference signal obtained by using Clark transformation.

$$U\alpha = 2/3 * (Va - 0.5Vb - 0.5Vc) \tag{4}$$

 $U\beta = 2/3 * (\sqrt{3}/2 * Vb - \sqrt{3}/2 * Vc)$ (5)

## **IV. RESULTS AND DISCUSSION**

To verify the effectiveness of the proposed synchronization system structure, some significant cases have been simulated are performed using Matlab-Simulink software.

The main objective is to estimate the fundamental positivesequence component from the three phase supply voltages which contains distortion asymmetries. The fundamental grid frequency is 50 Hz and the sampling frequency used is 5kHz.

1) Case test-1: The proposed structure is initially tested with ideal condition without considering any distortion. The grid positive sequence voltage is set as 295.

2) *Case test-2:* A three-phase voltage unbalance is applied with a voltage reduction of 50V in each phase.

3) *Case test-3:* A three-phase frequency unbalance is produced by a variation of 5 Hz from the fundamental grid frequency of 50 Hz.

4) *Case test-4:* The amplitude is varied by 50V in phase-A of the grid supply voltage.

5) *Case test-5:* Improper phase-shift is produced by having constant frequency but not the proper phase shift of  $120^{\circ}$  relative to each other. A phase shift of  $5^{\circ}$  variation is applied to the balanced three phase voltage.

Waveforms presented in Figs. 3-7 show the simulated output for the cases described. All of the cases first include (top plot) the V $\alpha$  and V $\beta$  that corresponds to the grid voltages in the  $\alpha$ - $\beta$  frame. The central plots show the fundamental positive sequence grid voltages V $\alpha$ + and V $\beta$ + in the  $\alpha$ - $\beta$  frame. The bottom plots show the phase angle of the fundamental positive sequence of grid voltages.



Fig. 4 simulated results for case 2 (Three phase voltage unbalance).

0 15

Time

02

0.25

0.05

01

www.ijirset.com



Copyright to IJIRSET

Different non-ideal conditions were simulated and most were handled well by the system. Unbalances in the three phase input signals were overall handled well by the system. The estimation of fundamental positive sequence component and phase angle tracking was performed well by the system. Although the system could handle the non-ideal cases fairly well it was sometimes slow.

#### V. CONCLUSION

In the process of synchronization of DG generated power with the utility, phase tracking is very essential for proper grid synchronization. A PLL can be used to obtain magnitude, frequency and phase information for estimation of fundamental positive-sequence component of grid voltage. Accurate and fast estimation of these quantities can be used for control and protection of the system. Overall the grid synchronization system based on positive-sequence estimation is able to handle non-ideal conditions well. The positive-sequence phase angle is tracked within acceptable margins and therefore the PLL system as given with the positive sequence estimation could indeed operate in a real life application.

#### ACKNOWLEDGMENT

The authors are grateful to the principal and management of K.L.N college of Engineering, Sivagangai for providing all facilities for the research work.

#### REFERENCES

- F. Blaabjerg, R. Teodorescu, M. Liserre, and A. V. Timbus, "Overview of control and grid synchronization for distributed power generation systems," *IEEE Trans. Ind. Electron.*, vol. 53, no. 5, pp. 1398–1409,Oct. 2006.
- [2] J. Svensson, "Synchronisation methods for grid-connected voltage source converters," *Proc. Inst. Elect. Eng.*, vol. 148, no. 3, pp. 229–235, May 2001.
- [3] M. Karimi-Ghartemani and M. Iravani, "A method for synchronization of power electronic converters in polluted and variable-frequency environments," *IEEE Trans. Power Syst.*, vol. 19, no. 3, pp. 1263–1270, Aug. 2004.
- [4] F. M. Gardner, *Phase Lock Techniques*. New York: Wiley, 1979.
- [5] Francisco D. Freijedo, Jesus Doval-Gandoy, Oscar Lopez, Carlos Martinez-Penalver, Alejandro G. Yepes, Pablo Fernandez-Comesana, Andres Nogueiras, JanoMalvar, Nogueiras, Jorge Marcos and Alfonso Lago, "Grid-Synchronization Methods for Power Converters," *Proc. of IEEE 35th Annual Conference on Industrial Electronics*, IECON 2009, pp. 522 – 529.
- [6] FANG Xiong, WANG Yue, LI Ming, WANG Ke and LEI Wanjun, "A Novel PLL for Grid Synchronization of Power Electronic Converters in Unbalanced and Variable-Frequency Environment," Proc. of IEEE International Symposium on Power Electronics for Distributed Generation Systems: pp. 466-471, 2010.
- [7] C. Lascu, L. Asiminoaei, I. Boldea, and F. Blaabjerg, "High performance current controller for selective harmonic compensation in active power filters," *IEEE Trans. Power Electron.*, vol. 22, no. 5, pp. 1826–1835, Sep. 2007.
- [8] M. Routimo, M. Salo, and H. Tuusa, "Comparison of voltage-source and current-source shunt active power filters," *IEEE Trans. Power Electron.*, vol. 22, no. 2, pp. 636–643, Mar. 2007.
- [9] J. M. Guerrero, L. Hang, and J. Uceda, "Control of distributed uninterruptible power supply systems," *IEEE Trans. Ind. Electron.*, vol. 55, no. 8, pp. 2845–2859, Aug. 2008.
  [10] A. I. Maswood and F. Liu, "A unity-power-factor converter using the UNITY of the Unity of
- [10] A. I. Maswood and F. Liu, "A unity-power-factor converter using the synchronous-reference-frame-based hysteresis current control," *IEEE Trans. Ind. Appl.*, vol. 43, no. 2, pp. 593–599, Mar./Apr. 2007.
- [11] B.Wang, G. Venkataramanan, and A. Bendre, "Unity power factor control for three-phase three-level rectifiers without current sensors," *IEEE Trans. Ind. Appl.*, vol. 43, no. 5, pp. 1341–1348, Sep./Oct. 2007.

www.ijirset.com

M.R. Thansekhar and N. Balaji (Eds.): ICIET'14

- [12] T. Ahmed, K. Nishida, and M. Nakaoka, "A novel stand-alone induction generator system for AC and DC power applications," *IEEE Trans. Ind Appl.*, vol. 43, no. 6, pp. 1465–1474, Nov./Dec. 2007.
- [13] H. Awad, J. Svensson, and M. J. Bollen, "Tuning software phase-locked loop for series-connected converters," *IEEE Trans. Power Del.*, vol. 20, no. 1, pp. 300–308, Jan. 2005.
- [14] A. Timbus, M. Liserre, R. Teodorescu, P.Rodriguez, and F. Blaabjerg, "Evaluation of current controllers for distributed power generation systems," IEEE Trans. Power Electron., vol.24, no. 3, pp. 654-664, Mar. 2009.
- [15] Pedro Roncero-Sanchez, Xavie del Toro Garcia, Alfonso Parreno Torres, and Vincente Feliu, "Fundamental positive-and negative-sequence estimator for grid synchronization under highly disturbed operating conditions," *IEEE Trans. Power Electronics.*, vol. 28, no. 8, August. 2013.

www.ijirset.com