

(An ISO 3297: 2007 Certified Organization) Vol. 4, Special Issue 6, May 2015

# A New and Strange 15 Level Inverter Topology for Harmonic Reduction Using Hybrid Renewable Energy System

V.Bhuvaneswari<sup>1</sup>, K.M.Janani<sup>1</sup>, M.Muruganandam<sup>2</sup>,

P.G. Student, Department of EEE, Anna University, Muthyammal Engineering College, Rasipuram, India<sup>1</sup>

Professor, Department of EEE, Anna University, Muthyammal Engineering College, Rasipuram, India<sup>2</sup>

**ABSTRACT**: The electrical power quality issue has been the main concern of the power companies. A power quality difficult can be defined as any problem is established on voltage, current, or frequency variation that results in power failure. This paper presents a new single-phase 15-level (3 H-bridges) Cascade Multilevel DC-AC inverter. The proposed system is to design a new type of inverter with Flexible AC Transmission System (FACTS) capabilities. The inverter is connected between the hybrid sources which consists of wind and solar and the distributed loads in order to regulate the active and reactive power. Cascaded Multilevel Converters used as the topology to meet all the requirements of a single-phase system such as Total Harmonic Distortion (THD), efficiency, and total cost of the system. This inverter is capable of controlling active and reactive power to the grid as well as keeping the PF of the local power lines constant at a target Power Factor (PF). The results are obtained by simulation.

KEYWORDS: Multi Level Inverter (MLI), Cascaded H-Bridge Inverter (CHB), Solar Energy Inverter, D-STATCOM.

### I. INTRODUCTION

Because of energy resources and their utilization will be aprominent concern of this era, the problems of natural resource reduction, environmental waves, and the rising demand for new energy resources have been discussed commonly in recent years. Some forms of renewable zeropollution energy resources, including wind, solar, bio, geothermal and hence into view, have gained more importance and are being researched by many scientists and engineers [1-2]. Solar cell installations occupy the use of multiple solar panels or parts, which can be coupled in series or inparallel to afford the preferred voltage level to the inverter. Thus, the Cascaded H-bridge multilevel inverter topology requires aseparate DC source for each H-bridge so that high powerand/or high voltage that can outcome from the combination of themultiple modules in a multilevel inverter would favour this topology [3-6]. To maximize the energy produced from each network, a maximum power point tracking (MPPT) approach isrequired. The task of finding the optimum operation pointmay enhance the complexity and component count as thenumber of isolated DC sources increase. The approach selected deal with the number of input sources was to supervise ACoutput power parameters instead of DC input measurement [7].

A high PF is normally popular in a power system to decrease power losses and enhance voltage regulation at the load. It is often desired to regulate the PF of a system to nearby 1.0. When reactiveelements supply or absorb reactive power nearby the load, the apparent power is reduced. In other words, the current drawn by the load is decreased, which reduces the power losses. Therefore, the voltage regulation is produced if the reactive power compensation is performed near large loads. Traditionally, utilities have to use capacitor banks to compensate the PF issues, which will increase the total cost of the system. The current way of controlling the PF of these power lines is to use small distribution static synchronous compensators (D-STATCOMs). The D-STATCOMs are usually placed in parallel with the distributed generation systems as well as the power systems to function as a source or sink of reactive power to increase the power quality issues of the power lines.



(An ISO 3297: 2007 Certified Organization)

#### Vol. 4, Special Issue 6, May 2015

The STATCOM used in distribution systems is called D-STATCOM (Distribution-STATCOM) and its configuration is the same, but with small alterations. It can swap both active and reactive power with the distribution system by changing the amplitude and phase angle of the converter voltage with respect to the line terminal voltage. A multilevel inverter can decrease the device voltage and the output harmonics by increasing the number of output voltage levels. There are different types of multilevel inverters: cascaded H-bridge (CHB), neutral point clamped, flying capacitor [8-11]. In particular, among these topologies, CHB inverters are being generally used for the reason that of their modularity and simplicity. Different modulation methods can be applied to CHB inverters. CHB inverters can also increase the number of output voltage levels easily by raising the number of H-bridges.



Fig.1 Schematic diagram of D-STATCOM

Fig. 1 shows the schematic diagram of a DSTATCOM coupled to a three phase AC mains feeding three phase loads. Three phase loads may be a lagging power factor load or an unbalanced load or non-linear loads or mixed of these loads. For dropping ripple in compensating currents, interfacing inductors (Lf) are used at AC side of the voltagesource converter (VSC). A small series connected capacitor (Cf) and resistor (Rf) indicates the ripple filter placed at PCC in parallel with the loads and the compensator to filter the high frequency switching noise of the voltage at PCC.

In an existing system, the modular multilevel inverter is implemented, so the power injected is done without harmonics, the reactive power injected is done with reduced harmonics. Due to the development of harmonics the regulation of the system is low. So the overall efficiency of the circuit is less compared to the proposed system. For increasing voltage levels the number of switches also will increase in number. Hence the voltage stresses and switching losses will increase and the circuit will become difficult. By using the proposed topology number of switches will reduce significantly and hence the efficiency will improve.

In the proposed system, 11-level Cascaded h-bridge inverter with Multi-Carrier PWM is used. Because the Multiple Carrier PWM to remove the each h-bridge modules with single source. Here, Cascaded H-bridge inverter with PI Controller technique. This control technique to increase the modulation level of Cascaded H-bridge inverter by using



(An ISO 3297: 2007 Certified Organization)

#### Vol. 4, Special Issue 6, May 2015

error tolerance value. The error will be compared with voltage reference using single control technique with minimum harmonics calculation.

The main advantages of proposed system are easy to control the real and reactive power compensation, to control the voltage stability. So the harmonics of the circuit is very low. The target power factor and efficiency is also being improved.

This paper deals simulation design of single phase cascaded 11- level inverter with separate four dc sources and one renewable energy sources using and multicarrier pulse width modulation technique and the output results of both methods are compared is illustrated in Fig.2.



Fig. 2 Block diagram of proposed system

#### II. SOLAR ENERGY SYSTEM

A solar panel is a set of photovoltaic <u>modules</u> electrically connected and mounted on a sustaining structure. A photovoltaic module is a packaged, connected assembly of <u>solarcells</u>. The solar module can be used as a component of a larger photovoltaic system to produce and supply electricity in commercial and residential applications. Each module is rated by its DC output power below standard test conditions (STC), and typically ranges from 100 to 320 watts. The <u>efficiency</u> of a module determines the area of a module specified the same rated output - an 8% efficient 230 watt module will have twice the area of a 16% efficient 230 watt module. A single solar module can generate only a limited amount of power; most installations contain multiple modules. A <u>photovoltaicsystem</u> typically includes a panel or an array of solar modules, an <u>inverter</u>, and at times a <u>battery</u> and or <u>solartracker</u> and interconnection wiring.

A photovoltaic cell is the basic device that converts solar radiation into electricity which is made of semiconductor materials, such as silicon. For solar cells, a thin semiconductor wafer is specially treated to form an electric field, positive on one side and negative on the other. When light energy strikes the solar cell, electrons are knocked movable from the atoms in the semiconductor material. If electrical conductors are attached to the positive and negative sides, forming an electrical circuit, the electrons can be captured in the form of an electric current that is, electricity. This electricity can then be used to power a load. A PV cell can either be circular or square in construction.

Cells are set in a frame to form a module. The several PV cells are connected in series (for high voltage) and in parallel (for high current) to form a PV module for preferred output. Separate diodes may be wanted to avoid reverse currents, in case of partial or total shading, and at night. The p-n junctions of mono-crystalline silicon cells may have adequate reverse current characteristics and these are not essential. Reverse currents waste power and can also direct to overheating of shaded cells. Solar cells become less efficient at higher temperatures and installers try to provide good ventilation behind solar panels. Each PV cell is rated for 0.5 –0.7 volt and a current of 30mA. Based on the manufacturing process they are classified as: Poly crystalline: efficiency of 12%. Amorphous: efficiency of 6-8% Life of crystalline cells is in the range of 25 years where as for amorphous cells it is in the range of 5years.



(An ISO 3297: 2007 Certified Organization)

### Vol. 4, Special Issue 6, May 2015

The power that one module can produce is not sufficient to meet the requirements of home or business. Most PV arrays use an inverter to convert the DC power into alternating current that can power the motors, loads, lights etc. The modules in a PV array are usually first coupled in series to obtain the desired voltages, the individual modules are then connected in parallel to allow the system to generate more current.

- The materials used in PV cells are as follows:
- (i) Single-crystal silicon
- (ii) Polycrystalline silicon
- (iii) Gallium Arsenide (GaAs)
- (iv) Cadmium Telluride (CdTe)
- (v) Copper Indium Diselenide (CuInSe2)

The efficiency of a PV cell is defined as the ratio of peak power to input solar power. The efficiency will be maximum, if we track the maximum power from the PV system at different environmental situation such as solar irradiance and temperature by using various methods for maximum power point tracking.

When two identical cells are coupled in series, the short circuit current of the system would stay same but the open circuit voltage would be twice. When two cells are connected in parallel. The open circuit voltage of the system would remain same as open circuit voltage of a single cell. But the short circuit current of the system would be twice as much as of a single cell.

### III.PULSEWIDTH MODULATIONTECHNIQUE

The advent of the transformer less multilevel inverter topology has brought forth various pulse width modulation (PWM) schemes as a means to control the switching of the active devices in each of the multiple voltage levels in the inverter. The best efficient method of controlling the output voltage is to incorporate pulse width modulation control (PWM control) within the inverters. In this technique, a fixed dc input voltage is supplied to the inverter and a controlled ac output voltage is attained by adjusting the on and–off periods of the inverter devices. The voltage type of PWM inverters have been applied widely to such fields as power supplies and motor drives. This is because: (1)such inverters are well adapted to high-speed self turn-off switching devices that, as solid-state power convertersare recently developed with advanced circuits; and (2) they are operated stably and can be controlled well.

The PWM control technique has the following advantages:

- (i) The output voltage can be controlled without any additional components.
- (ii) With this type of control, lower order harmonics can be eliminated or minimized along with its output voltage control. The filtering requirements are minimized as higher order harmonics can be filtered easily.

The commonly used PWM control techniques are:

- (i) Sinusoidal PWM
- (ii) Space vector PWM.

The performance of these control method is usually judged based on the following parameters: a) Total harmonic distortion (THD) of the voltage and current at the output of the inverter, b) Switching losses within the inverter, c) Peak-to-peak ripple in the load current, and d) Maximum inverter output voltage for a given DC rail voltage.

### **IV. PROPOSED MODULATION TECHNIQUE**

This technique includes the carrier based PWM. These are the classical and most widely used methods of pulse width modulation. They have as common characteristic sub cycles of constant time duration, a sub cycle being defined as the total duration *Ts* during which an active inverter leg assumes two successive switching states of opposite voltage



(An ISO 3297: 2007 Certified Organization)

### Vol. 4, Special Issue 6, May 2015

polarity. Operation at sub cycles of constant duration is reflected in the harmonic spectrum by two salient sidebands, centred on the carrier frequency, and extra frequency bands around integral multiples of the carrier.

The multi carrier modulation technique is very appropriate for a multilevel inverter circuit. Byusing this technique along with the multilevel topology, the low THD output waveform without any filter circuit is possible. Switching devices, in addition, turn on and off only one time per cycle. That can conquer the switching loss difficulty, as well as EMI problem. The PWM switching pattern developed for the proposed inverter is given below.

| Voltage<br>level | Status                                                                                                     | n <sub>UpperArm</sub> | n <sub>lowerArm</sub> | Vout                             |
|------------------|------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------------------------|
|                  |                                                                                                            |                       |                       |                                  |
|                  | $v_r \ge v_{c1}, v_{c2}, v_{c3}, v_{c4}$                                                                   |                       |                       | 5                                |
| 1                | V <sub>c5</sub> , V <sub>c6</sub> , V <sub>c7</sub> , V <sub>c8</sub> , V <sub>c9</sub> , V <sub>c10</sub> | 0                     | 10                    | <sup>3vdc</sup> / <sub>10</sub>  |
|                  | $v_r < v_{c1}$                                                                                             |                       |                       |                                  |
|                  | $v_r \ge v_{c2}, v_{c3}, v_{c4},$                                                                          |                       |                       | 4Vdc/                            |
| 2                | V <sub>c5</sub> , V <sub>c6</sub> , V <sub>c7</sub> , V <sub>c8</sub> , V <sub>c9</sub> , V <sub>c10</sub> | 1                     | 9                     | 10                               |
|                  | $v_r < v_{c1}, v_{c2}$                                                                                     |                       |                       |                                  |
|                  | $v_r \ge v_{c3}, v_{c4},$                                                                                  |                       |                       | 3Vdc/                            |
| 3                | V <sub>c5</sub> , V <sub>c6</sub> , V <sub>c7</sub> , V <sub>c8</sub> , V <sub>c9</sub> , V <sub>c10</sub> | 2                     | 8                     | 10                               |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}$                                                                             |                       |                       |                                  |
|                  | $v_r \ge v_{c4}, v_{c5}, v_{c6}, v_{c7},$                                                                  | 2                     | 7                     | 2v <sub>dc/</sub>                |
| 4                | V <sub>c8</sub> , V <sub>c9</sub> , V <sub>c10</sub>                                                       | 3                     | /                     | /10                              |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}$                                                                     |                       |                       |                                  |
| 5                | $v_r \ge v_{c5}, v_{c6}, v_{c7}, v_{cR}, v_{c9},$                                                          | А                     | 6                     | Vdc/10                           |
|                  | V S V V V V V V V V V                                                                                      |                       | 0                     | /10                              |
|                  | $V_T > V_{c1}, V_{c2}, V_{c3}, V_{c4}, V_{c5}$<br>$V_T > V_{c4}, V_{c7}, V_{c9}, V_{c9}$                   |                       |                       |                                  |
| 6                | Ve10                                                                                                       | 5                     | 5                     | 0                                |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}, v_{c5},$                                                            |                       |                       |                                  |
|                  | Vc6                                                                                                        |                       |                       |                                  |
| 7                | $v_r \ge v_{c7}, v_{c8}, v_{c9}, v_{c10}$                                                                  | 6                     | 4                     | -v <sub>dc</sub> / <sub>10</sub> |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}, v_{c5},$                                                            |                       |                       |                                  |
|                  | V <sub>c6</sub> , V <sub>c7</sub>                                                                          |                       |                       | -2.4.1                           |
| 8                | $v_r \ge v_{c8}, v_{c9}, v_{c10}$                                                                          | 7                     | 3                     | ac/10                            |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}, v_{c5},$                                                            |                       |                       |                                  |
|                  | v <sub>c6</sub> , v <sub>c7</sub> , v <sub>c8</sub>                                                        |                       |                       | -3v <sub>dc</sub> /              |
| 9                | $v_r \ge v_{c9}, v_{c10}$                                                                                  | 8                     | 2                     | <sup>10</sup> /10                |
|                  | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}, v_{c5},$                                                            |                       |                       |                                  |
| 10               | V <sub>c6</sub> , V <sub>c7</sub> , V <sub>c8</sub> , V <sub>c9</sub>                                      | 0                     | 1                     | -4vdc/                           |
| 10               | V <sub>r</sub> ≥ V <sub>c10</sub>                                                                          | 9                     | 1                     | /10                              |
| 11               | $v_r < v_{c1}, v_{c2}, v_{c3}, v_{c4}, v_{c5},$                                                            | 10                    | 0                     | -5v <sub>dc/d</sub>              |
| 11               | v <sub>c6</sub> , v <sub>c7</sub> , v <sub>c8</sub> , v <sub>c9</sub> , v <sub>c10</sub>                   | 10                    | 0                     | /10                              |

TABLE I

### Fig. 3. Operating regions for an 11-level CMC inverter



Fig. 4CPWM waveforms for an11-level CMC inverter, and the generated output voltage levels.



(An ISO 3297: 2007 Certified Organization)

#### Vol. 4, Special Issue 6, May 2015

With the development of high technique industries, the requirements to power quality have becomes severe. Utility distribution networks, sensitive an industrial loads and critical commercial operations all suffer 80% from various types of outages and service interruptions which can cost important financial loss per incident based on process down-time, production, idle work forces, and other factors. The presently power quality problems mainly includes unbalance, flicker, harmonics, sag, dip, swell, and interruption. These power quality problems may leads to abnormal operations of facilities or even trip the protection devices. Therefore the protection and enhancement of electrical power quality has become an important scenario today.

A static synchronous generator operated as a shunt connected static VAR compensator whose capacitive or inductive output current can be controlled independent of the AC system voltage in a Distribution system. As per this thesis, D-STATCOM can be used at this primary distribution to regulate the bus voltage (11KV) and correct the power factor Voltage source converter (VSC) is provided to offer bus voltage control and power factor correction. A simple multifunction controller is provided to offer D.c bus voltage control, power factor correction and a.c voltage control of the distribution bus (11KV).

Now days, PI controller selected for some ac to dc application. Because PI controller doesn't modify anything in the stability, but PID controller reduces the steady state error and also increases the stability. The proposed controller consists of three major functions. The first function is to control the active and reactive power transferred to the power lines, the second function is to keep the voltages of the SMs' capacitors balanced, and the third function is to produce desired PWM signals. Fig.5 shows the complete proposed controller system.



Fig.5 Schematic diagram of the proposed controller system

Where,

**m** $\rightarrow$ To control the reactive power compensation and its main task is to make the PF of the grid equal to the target PF.  $\delta \rightarrow$ the control parameter to adjust the active power control between the inverter and the grid.

The target reactive power for the grid is resolute and is compared with the actual value of the reactive power of the grid. Using a PI compensator will decide the desired value for the modulation index. The power angle is also determined by comparing the actual dc voltage of the inverter with areference value. A PI compensator determines the desired value for the power angle.

Control scheme has some units as follows,

- 1. Power measurement
- 2. Fast Power Detector
- 3. DC Voltage control
- 4. Phase locked loop



(An ISO 3297: 2007 Certified Organization)

Vol. 4, Special Issue 6, May 2015

- 5. Compensation Current control
- 6. PI controller
- 7. Pulse-width-modulated pattern generator

The THD in output voltage obtained in second scheme is 13.49% while for cascaded H-Bridge inverter the minimum THD found upto 5 stages is 14.99%. This shows that if the stages of the converter in first scheme (Cascaded H-Bridge) are 5 or less, the THD will be more i.e. the power quality will be poor as compare to second scheme. Also the switches used and the output level in first scheme having 5 stages are 20 and 6 respectively. While the switches used and output level in second scheme are 10 and 15 respectively.

This project shows only the comparison of two schemes without the use of filter. The THD obtained in output load voltage may always be reduced below 5% by using filter in both schemes. In first scheme, for 8 stage converter, the THD obtained in voltage is found to be 2.6%. However, the cost of this scheme becomes very large as compare to second scheme due to large number of switches used.

### **IV.SIMULATION RESULTS**

The design of an 11-level MMC converter was carried out in MATLAB/SIMULINK.



Fig. 7 D-STATCOM Multilevel Output

Fig. 7 shows the output voltage of the inverter where the Switching frequency and the values of the LC filter is 2 kHz, 5 mH, and 10  $\mu$ F, respectively. The efficiency of the inverteris close to 0.95. The experimental output voltage



(An ISO 3297: 2007 Certified Organization)

Vol. 4, Special Issue 6, May 2015

THD andcurrent TDD is 2.7 and 2.12%, respectively. The load PF is set to 0.65 and the target PF is 0.9. In this case, the job of the inverter is to fix the PF at the target PF regardless of the input active power from the solar emulator.



Fig.8 Real and Reactive power Output

Fig. 8 shows the output active and reactive power from the solar turbine. In the simulation, the local load makes the PF 0.82. When the simulation starts, the inverter provides enough compensation to reach the target PF 0.90.



Fig.9 THD analysis waveform

The inverter transfers the whole active power of the wind,

excluding its losses, to the grid. The amount of reactive power

is dictated by the target PF. When the active power from the wind turbine increases, the controller increases the power angle  $\delta$  in order to output more active power to the grid in order to decrease the dc link voltage. The modulation



(An ISO 3297: 2007 Certified Organization)

#### Vol. 4, Special Issue 6, May 2015

indexm is also increased when the inverter is supposed to inject more reactive power to the grid.

The transient response of the PI controllers used to control the modulation index and delta can be adjusted by changing the proportional and integral coefficients of the controllers. The practical results show that the performance of the proposed controller strategy is sufficiently close to the simulation result.

#### VI. CONCLUSION

This paper presented an eleven-level cascade H-bridgeinverter, which uses PLL and MPPT with separate solar panels as DC sources to interact with the power grid. The proposed system demonstrates the application of a new inverter with FACTS capability in a single unit without any additional cost. Replacing the traditional renewable energy inverters with the proposed inverter will eliminate the need of any external STATCOM devices to regulate the Reactive power of the grid. Clearly, depending on the size of the compensation, multiple inverters may be needed to reach the desired THD. This shows a new way in which distributed renewable sources can be used to provide control and support in distribution systems. The proposed controller system adjusts the active power by changing the power angle (delta) and the reactive power is controllable by the modulation index m. The entire PV system structure and its interaction with the grid through PLL and MPPT algorithmswere shown by the simulation and experimental results.

#### REFERENCES

- J. M. Carrasco, L. G. Franquelo, J. T. Bialasiewicz, E. Galvan, R. C. P.Guisado, Ma. A. M. Prats, J. I. Leon, N. Moreno-Alfonso, "Power-Electronic Systems for the Grid Integration of Renewable Energy Sources: A Survey," *IEEE Transactions on Industrial Electronics*, vol.53, no. 4, pp. 1002-1016, June 2006.
- [2] A.J. Morrison, "Global Demand Projections for Renewable Energy Resources," *IEEE Canada Electrical Power Conference*, 25-26 Oct. 2007, pp 537-542.
- [3] J. Rodriguez, S. Bernet, Bin Wu, J. O. Pontt, S. Kouro, "Multilevel Voltage-Source-Converter Topologies for Industrial Medium-Voltage Drives," *IEEE Transactions on Industrial Electronics*, vol. 54, no. 6, pp. 2930-2945, Dec. 2007.
- [4] L. M. Tolbert, F. Z. Peng, "Multilevel Converters as a Utility Interfacefor Renewable Energy Systems," IEEE Power Engineering Society Summer Meeting, Seattle, Washington, July 15-20, 2000, pp. 1271-1274.
- S. Khomfoi, L. M. Tolbert, "Multilevel Power Converters," *Power Electronics Handbook*, 2nd Edition Elsevier, 2007, ISBN 978-0-12-088479-7, Chapter 17, pp. 451-482.
- [6] S. Busquets-Monge, J. Rocabert, P. Rodriguez, S. Alepuz, J. Bordonau, "Multilevel Diode-clamped Converter for Photovoltaic Generators with Independent Voltage Control of Each Solar Array," *IEEE Transactions on Industrial Electronics*, vol. 55, July 2008, pp. 2713-2723.
- [7] S. A. Khajehoddin, A. Bakhshai, P. Jain, "The Application of the Cascaded Multilevel Converters in Grid Connected Photovoltaic Systems," *IEEE Canada Electrical Power Conference*, 25-26 Oct. 2007, pp. 296-301.
- [8] J.S.Lai. and F.Z.Peng "Multilevel converters A new bread of converters, "IEEE Trans. Ind.Appli .• vol.32. no.3. pp.S09-S17. May/ Jun. 1996.
- [9] T.A.Maynard. M.Fadel and N.Aouda. "Modelling of multilevel converter:' IEEE Trans. Ind.Electron vol.44. pp.3S6-364. Jun. 1997.
- [10] P.Bhagwat. and V.R.Stefanovic. "Generalized structure of a multilevel PWM Inverter:' IEEE Trans. Ind. Appln, VoI.IA-19. no.6, pp. I OS7-1069, Nov.!Dec .. 1983.
- [11] J.Rodriguez. Jih-sheng Lai, and F Zhengpeng, "Multilevel Inverters; A Survey of Topologies, Controls, and Applications," IEEE Trans Ind. Electron., vol.49, n04., pp.724-738. Aug.2002.
- [12] M. Muruganandam M. Kirubavathi, G. Dineshkumar, "Fault Current and Overvoltage Limitation in a Distribution Network with Distributed Generation units Through Superconducting Fault Current Limiter", International Journal of Engineering Research & Technology, vol.3, issue. 11, pp. no. 1442-1445, Nov. 2014
- [13] S.Ramkumar and M.MuruganandamS.Saranraj, A.Sasipriya, "A Voltage C ontrolled PFC SEPIC Converter B ased PMBL DCM Drive for Air - Conditioners Using Fuzzy Controller", International Journal of Advanced and Innovative Research, vol. 3, issue. 11, pp. no. 358-362, Dec. 2012
- [14] M.MuruganandamHarisNaveena.C, S.Dhanapriya," Evaluation of Diabetic Macular Edema From Color Retinal Images", International Journal of Advanced and Innovative Research, vol.3, issue.12, pp. no, 284-287, dec. 2014
- [15] J Vinoth, T Muthukumar, M Muruganandam," Implementation of Distributed Maximum Power Point Tracking for Partially Shaded PV Systems", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 702-709, feb. 2015
- [16] P Ranjitha, V Dhinesh, M Muruganandam," Soft Switching with Cascaded Transformers to Drive the PMDC Motor", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 787-794, feb. 2015
- [17] G Maruthaipandian, S Ramkumar, M Muruganandam," Design and Implementation of BLDC Motor Using Regenerative Braking for Electric Vehicle", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 694-701, feb. 2015



(An ISO 3297: 2007 Certified Organization)

#### Vol. 4, Special Issue 6, May 2015

- [18] S Lakshmipriya, RK Raghav, M Muruganandam," A Thirteen Level Inverter Design Based on Hybrid MLI Topology for Minimum THD", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 976-983, feb. 2015
- [19] R Pavithra, M Muruganandam," A Sensorless Current Controlled DC-DC Converter with Intelligent Control Technique", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp 779-786. ,feb.2015
- [20] M Saravanakumar, C Harris Naveena, M Muruganandam," Bidirectional Modular Multilevel DC/DC Converter with Wide Range of Control", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 984-989, feb. 2015
- [21] M Saranya, S Ramkumar, M Muruganandam," Modelling and Simulation of High Step-Up DC/DC Converter for On-Site Generation System", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 687-693 , feb.2015
- [22] M Meera, M Muruganandam," SEPIC Converter Based Switched Mode Power Supply Design for Battery", International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol.4, issue, 2, pp. 679-686, feb.2015
- [23] I Thangaraju, M Muruganandam, M Madheswara," Performance Analysis and Experimental Verification of Buck Converter fed DC Series Motor using Hybrid Intelligent Controller with Stability Analysis and Parameter Variations", vol.10, issue.2, pp 518-528.