

(A High Impact Factor, Monthly, Peer Reviewed Journal) Visit: <u>www.ijirset.com</u> Vol. 8, Issue 5, May 2019

# High Frequency and Low Area for 2-D Discrete Wavelet Transform using Multiplierless Technique

Swati Singhai<sup>1</sup>, Hemant Kumar<sup>2</sup>

M. Tech. Scholar, Department of Electronics and Communication, Technocrats Institute of Technology, Bhopal, India<sup>1</sup>

Assistant Professor, Department of Electronics and Communication, Technocrats Institute of Technology, Bhopal, India<sup>2</sup>

**ABSTRACT:** Curtail the circuit complexity and improve the performance are proposed; Discrete Wavelet Transform is applied for the stationary and non-stationary signal, it is used to speech signal, audio and video signal etc. Distributed arithmetic (DA) is a general and effective technique to implement multiplierless filters and has been exploited in the past to implement the discrete wavelet transform as well. It's found that DA requires ROM and size of ROM increases exponentially as the increase in number of inputs, which highly increases the circuit complexity. Proposed techniques is based on high speed area efficient 2-D discrete wavelet transform (DWT) using 9/7 filter based modified Distributed Arithmetic (MDA) Technique and kogge stone adder. MDA technique is applied to low and high pass filter of the discrete wavelet transform. This technique consists of adder, shift register and free of multiplier. Design and result are implemented in Xilinx software and verified resistor transfer level (RTL) and waveform.

**KEYWORDS:** - 2-D Discrete Wavelet Transform (DWT), MDA, Low Filter Bank, High Filter Bank, Xilinx Simulation

## I. INTRODUCTION

The Wavelet transform holds each time and frequency facts, based on a multi-resolution analysis framework while as compared to conventional transforms such as the fast Fourier Transform (FFT) and the Discrete Cosine Transform (DCT) [1]. Wavelet Transform has been used in many fields, which include photo and sign processing, sign compression, inter-stellar information evaluation, virtual fingerprints, noise reduction and so on. However, there has been an extended distance among the expectancy and the realism, due to its tough, tedious computation manner, and the computation speed.

The SRAM-based FPGA is better acceptable for mathematics, which include multiply & collect (MAC) in depth DSP capabilities and it could avoid the development charges and the lack of ability to make layout changes even after manufacturing [2].

The DWT is computationally in depth and most of its utility demand actual-time processing. One manner of reaching high pace overall performance is to apply speedy computational algorithm in a popular motive computers [3]. Another way is to make the most the parallelism inherent inside the computation for concurrent processing with the aid of a set of parallel processor.

But, it is not cost effective to use a general purpose computer for a specific application. Also, general purpose computer used for their implementation required more space, large power and more computation time. With the development of very large scale integration (VLSI) technology it facilitates to digital signal processing (DSP) system designer to design a high performance, low cost and low power system in a single chip [4]. The characteristic of VLSI system are that they offer greater potential for large amount of concurrency and offer an enormous amount of computing power within a small area. The computation is very cheap as the hardware is not an obstacle for VLSI system [5]. But, the non-localized global communication is not only expensive but demands high power dissipation. Thus, a high degree of parallelism and a nearest neighbor communication are crucial for realization of high performance VLSI system [6].



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

## Vol. 8, Issue 5, May 2019

Keeping this in view, excessive performance utility specific VLSI structures are hastily evolving in recent years. The special purpose VLSI systems maximize processing concurrency by parallel / pipeline processing and provides cost effective alternative for real- time application. Consequently, 2-D DWT is currently carried out in a VLSI system to meet the temporal requirement of real-time application. Maintaining this reality in view, numerous layout schemes have been cautioned within the final decades for efficient implementation of 2-D DWT in a VLSI system. Researchers have adopted different algorithm formulation, mapping scheme, and architectural design methods to reduce the computational time, arithmetic complexity or memory complexity of 2-D DWT structures. However, the area-delay performance of the existing structures changes marginally. The JPEG2000 preferred [4-6] defines the discrete wavelet transform (DWT) as a linear area-to-frequency remodel of the picture domain in an irreversible compression. This irreversible discrete wavelet transform is applied with the aid of a DA factorized coefficients from 9/7 Daubechies coefficients.

#### II. MULTILEVEL DISCRETE WAVELET TRANSFORM

Multiresolution analysis (MRA) is a characteristic feature of sub-band and it is used for better spectral representation of the signal. In MRA, the signal is decomposed for more than one DWT level known as multilevel DWT. It means the low-pass output of first DWT level is further decomposed in a similar manner in order to get the second level of DWT decomposition and the process is repeated for higher DWT levels [7]. Some algorithms have been suggested for computation of multilevel DWT. One of the most important algorithm are pyramid algorithm (PA), this algorithm are proposed Mallet for parallel computation of multilevel DWT. PA for 1-D DWT is given by

$$Y_l^{j}(n) = \sum_{i=0}^{k-1} h(i) Y_l^{j-1}(2n-i)$$
(1)

$$Y_h^{j}(n) = \sum_{i=0}^{k-1} g(i) Y_h^{j-1}(2n-i)$$
<sup>(2)</sup>

Where  $Y_l^{j}(n)$  is the n<sup>th</sup> low-pass sub band component of the j<sup>th</sup> DWT level and  $Y_h^{j}(n)$  is the n<sup>th</sup> high-pass sub band component of the j<sup>th</sup> DWT level. Two-dimensional signal, such as images, are analyzed using the 2-D DWT as shown in Figure 1. Currently 2-D DWT is applied in many image processing applications such as image compression and reconstruction [8]. The 2-D DWT is a mathematical technique that disintegrates an input image in the multi-resolution frequency space [9]. The 2-D DWT disintegrate an enter photo into four sub bands called low-low (LL), low-excessive (LH), high-low (HL) and high-excessive (HH) sub band.



Figure 1: Two Level Diagram of Discrete Wavelet Transform



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019

#### **III. PROPOSED ARCHITECTURE**

The block diagram of 9/7 wavelet coefficient based multilevel discrete wavelet transform using MDA structure shown in Figure 2. In this, input sample passing through 8-bit register after that all symmetrical delay input is add in the equation 3 to equation 6.

$$m(1) = X(n) + X(n-8)$$
(3)

$$m(2) = X(n-1) + X(n-7)$$
(4)

$$m(3) = X(n-2) + X(n-6)$$
(5)

$$m(4) = X(n-3) + X(n-5)$$
(6)

$$m(5) = X(n-4)$$
(7)

In 9/7 filter, MDA used to remove multipliers and apply MDA twice to get the 1-D 9/7 filter high pass output  $Y_{H1}$  and low pass output  $Y_{L1}$ .



Figure 2: Block Diagram of 9/7 Wavelet Coefficient based Discrete Wavelet Transform

In above fig.  $h_0$ ,  $h_1$ ,  $h_2$ ,  $h_3$ ,  $h_4$  are the Low pass filter coefficients and  $g_0$ ,  $g_1$ ,  $g_2$  and  $g_3$  are High pass filter coefficient. Both low pass and high pass filter bank are used to  $g_0$ ,  $g_1$ ,  $g_2$  and  $g_3$  applied MDA technique by  $r_1$ ,  $r_2$ ,  $r_3$  and  $r_4$  to get product high pass output  $Y_{\rm H}$  of the 9/7 filter after selecting the low pass coefficient  $h_0$ ,  $h_1$ ,  $h_2$ ,  $h_3$ , and  $h_4$  applied MDA technique by  $m_1$ ,  $m_2$ ,  $m_3$ ,  $m_4$  and  $m_5$  then the low pass output  $Y_{\rm L}$  of the 9/7 filter.

Example: low pass output step by step as-



(A High Impact Factor, Monthly, Peer Reviewed Journal) Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019

$$Y_{L} = \begin{bmatrix} h_{0} & h_{1} & h_{2} & h_{3} & h_{4} \end{bmatrix} \begin{bmatrix} m_{1} \\ m_{2} \\ m_{3} \\ m_{4} \\ m_{5} \end{bmatrix}$$

(8)

Let  $m_1 = 2$ ,  $m_2 = 2$ ,  $m_3 = 2$ ,  $m_4 = 2$  and  $m_5 = 1$ . Then multiplier row and column and find out the low pass output 122. Where  $h_0$ ,  $h_1$ ,  $h_2$ ,  $h_3$  and  $h_4$  daubechies 9/7 filter coefficients are 0.6029490, 0.2668444, -0.782232, -0.0168641 and 0.02674875 respectively. All the daubechies 9/7 filter coefficients multiplied by 128 and get the 77, 34, -10, -2 and 3 respectively.

$$Y_{H} = \begin{bmatrix} 77 & 34 & -10 & -2 & 3 \end{bmatrix} \bullet \begin{bmatrix} 2 \\ 2 \\ 2 \\ 2 \\ 1 \end{bmatrix} = 201$$
(9)

After selecting the low pass coefficients  $h_0$ ,  $h_1$ ,  $h_2$ ,  $h_3$  and  $h_4$  applied MDA technique by  $m_1$ ,  $m_2$ ,  $m_3$ ,  $m_4$  and  $m_5$  then the low pass output  $Y_L$  of the 9/7 filter are.

Design the DA matrix by way of the filter coefficients as low pass clear out based DA matrix-



(A High Impact Factor, Monthly, Peer Reviewed Journal) Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019



Figure 3: Proposed Architecture 1-D for Low Pass Filter Using MDA Technique

Figure 3 shows the MDA strategies analysis as -

## **Step-(1)**

All of the input converts' binary number  $m_1 = 010, m_2 = 010, m_3 = 010,$   $m_4 = 010, m_5 = 001$ <u>Step-(2)</u>

All of the binary enter carried out to sign extension so,

s(1) = 0010, s(2) = 0010, s(3) = 0010,

s(4) = 0010, s(5) = 0001

## <u>Step-(3)</u>

All of the sign extensions enter carried out to adder array so, m(1) = 0011, m(2) = 0111, m(3) = 0110,

m(4) = 0100, m(5) = 0100,

m(6) = 0110, m(7) = 0110

$$m(8) = not(m_3 + m_4) + 1 = 1100$$

## <u>Step-(4)</u>

The entire adder array enter applied to MUX so, the whole adder array enter proper shift 1-bit so MUX (1) =  $0'0011 = Y_p(0)$  MUX (1) add MUX (2) =  $Y_p(1)$ 



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019

= 0'0011 + 0111  $= 1\ 0001$ Output of the  $Y_P(1)$  again right shift 1-bit and adds MUX (3) so = 0'10001 + 0.110= 1 01001 Output of the  $Y_P(2)$  again right shift 1-bit and adds MUX (4) so = 0'101001 + 0.100= 1 001001 Output of the  $Y_P(3)$  again right shift 1-bit and adds MUX (5) so = 0'1001001 + 0100 = 1 0001001 Output of the  $Y_P(4)$  again right shift 1-bit and adds MUX (6) so = 0'10001001 + 0110= 1 01001001 Output of the  $Y_P(5)$  again right shift 1-bit and adds MUX (7) so = 0'101001001 + 0.110= 1011001001Output of the  $Y_P(6)$  again right shift 1-bit and adds MUX (8) so = 0'1011001001 + 1100 **Final output**  $Y_{P}(6) = 0.0011001001 = 201$ 

Carry is rejected.



(A High Impact Factor, Monthly, Peer Reviewed Journal) Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019



Figure 4: Proposed Architecture for 2-D DWT using MDA Technique

Fig. 4 present the 2-D sub-band WT, the outputs of 1-D high pass and low pass filters  $Y_{H1}$  and  $Y_{L1}$  are passed through series of shift registers and then we take the samples parallel using parallel data access method. The parallel data access method is used to minimize the memory requirement in 2-D sub-band WT.

## **IV. SIMULATION RESULT**

All of the designing and test concerning algorithm that referred to in this paper is being developed on Xilinx 14.1i up to date version. Xilinx 14.1i has couple of the striking functions inclusive of low reminiscence requirement, fast debugging, and occasional price. By means of the aid of that software program we debug the program without problems.



Figure 5: Synthesis Report of 1-D DWT using Modified Distributive Arithmetic



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019

|                                                                                                              | •• 🗆 & 🗙 💮 🗈 Design Overview 💦 |                                           |                  |                                                | first_level_da Project Status (03/09/2017 - 23:21:52) |                                      |                       |                     |             |             |  |
|--------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------------|------------------|------------------------------------------------|-------------------------------------------------------|--------------------------------------|-----------------------|---------------------|-------------|-------------|--|
| View: 🖲 🎇 Implementation 🔿 🚮 Simulation                                                                      | ā                              | - 108 Properties                          | Proje            | ct File:                                       | ashish.xise                                           |                                      | Parse                 | r Errors:           | No Errors   |             |  |
| Hearchy                                                                                                      | 2                              | - D Module Level Utilization              | Hodu             | Hodule Name: frst_jevel_da                     |                                                       |                                      | Implementation State: |                     | Synthesized | Synthesized |  |
| - 🔁 ashish<br>- 🖸 xc5v6/240t-297784                                                                          | 1                              | Timing Constraints     Pinout Report      | Targe            | t Device:                                      | x06v/x240t-2ff2                                       | 784                                  |                       | Errors:             |             |             |  |
| Itwo_2dproposed - Behavioral (two)                                                                           | Ø                              | - Clock Report                            | Produ            | Product Version: DE 14.1 Design Goalt Balanced |                                                       | ISE 14.1                             |                       | Warnings:           |             |             |  |
| (i) 2 f1 - first level da - Behavia                                                                          | 512                            | - G Static Timing                         | Desig            |                                                |                                                       | Routing Results:                     |                       |                     |             |             |  |
| <ul> <li>I2 - ShiftRgstr12 - Behavioral</li> <li>I3 - ShiftRgstr12 - Behavioral</li> </ul>                   |                                | Parter Messages                           | Desig            | n Strategy:                                    | Xinx Default (uniocied)                               |                                      | Timing Constraints:   |                     |             |             |  |
| f4 - mux2,1 - Behavioral (mu                                                                                 |                                |                                           | Enviro           | inment:                                        | System Setting                                        |                                      |                       | Final Timing Score: |             |             |  |
| 15 - mux2_1 - Behavioral (mu                                                                                 | 100                            | Translation Messages                      |                  |                                                |                                                       |                                      | _                     |                     |             |             |  |
| C 3                                                                                                          |                                | Map Messages     Place and Route Messages |                  |                                                |                                                       |                                      |                       |                     |             |             |  |
| No Processes Running                                                                                         |                                | Timing Messages                           |                  |                                                |                                                       | Device Utilization Summary (estimate |                       |                     |             | L.          |  |
|                                                                                                              | 1                              | - D Bitgen Messages                       |                  | Utilization                                    |                                                       | Used                                 |                       | Available           | Utilization |             |  |
| Processes F1 - first_level_da - Behavioral<br>Design Summary/Reports<br>Design Utilities<br>User Constraints |                                | Design Properties                         |                  | r of Sice Registers                            |                                                       |                                      | 228                   | 301440              |             | 01          |  |
|                                                                                                              |                                |                                           |                  | r of Sice LUTs                                 |                                                       |                                      | 728                   | 150720              |             | 01          |  |
|                                                                                                              |                                |                                           | Numbe            | Number of fully used LUT ## pairs              |                                                       |                                      | 134                   | 822                 |             | 16*         |  |
| O CAL Synthesize - XST                                                                                       |                                | Optional Design Summary Contents          |                  | Number of bonded 108s                          |                                                       |                                      | - 44                  | 400                 |             | 119         |  |
| View RTL Schematic                                                                                           |                                | - Show Failing Constraints                | Numbe            | r of BUPG/BUPGCTRLs                            |                                                       |                                      | 1                     | 32                  |             | 3*          |  |
| View Technology Schematic     Check Syntax                                                                   |                                | - Show Warnings                           |                  |                                                |                                                       | -                                    |                       |                     | -           |             |  |
| Generate Post-Synthesis Si                                                                                   |                                | - Show Errors                             | Detailed Reports |                                                |                                                       |                                      |                       | 1                   |             |             |  |
| 😑 🛟 Implement Design 🔍                                                                                       |                                |                                           |                  |                                                |                                                       |                                      |                       |                     |             |             |  |
| Start 💐 Design 🚺 Files 🚺 Libraries                                                                           |                                | two_2dProposed.vhd                        |                  | Σ                                              | Design Summar                                         | ry                                   |                       |                     |             |             |  |
| sole                                                                                                         |                                |                                           |                  |                                                |                                                       |                                      |                       |                     |             | ** 🗆        |  |
|                                                                                                              |                                |                                           |                  |                                                |                                                       |                                      |                       |                     |             |             |  |
| Process "Synthesize - XST" compl-<br>Launching Design Summary/Report                                         |                                |                                           |                  |                                                |                                                       |                                      |                       |                     |             |             |  |
|                                                                                                              |                                |                                           |                  |                                                |                                                       |                                      |                       |                     |             |             |  |

Figure 6: Synthesis Report of 2-D DWT using Modified Distributive Arithmetic

Table 1: Comparison result of existing algorithm and proposed algorithm

| Design                   | No. of Slice<br>Registers | No. of Slice<br>LUTs | LUT Flip<br>Flop pair | Bonded<br>IOBs | Maximum<br>Frequency (MHz) |
|--------------------------|---------------------------|----------------------|-----------------------|----------------|----------------------------|
| Mamatha I,<br>Shikha [1] | 139                       | 417                  | 71                    | 358            | 633.43                     |
| Proposed<br>Design       | 35                        | 213                  | 10                    | 29             | 724.638                    |

Comparison parameter of the past work and present work is shown in table 1 and table 2, in this table some parameter are used. In previous line based and block based discrete wavelet transform are used but in proposed technology is multiplier-less i.e. modified distributive arithmetic algorithm.



Figure 7: Shows the Bar Graph of the Previous Algorithm and Implemented Algorithm-I



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

Vol. 8, Issue 5, May 2019

Table 2: Comparison result of existing algorithm and proposed algorithm

| Design                         | Number of<br>Full Adders | Number of Flip<br>Flop | Frequency<br>(MHz) |
|--------------------------------|--------------------------|------------------------|--------------------|
| Mautizio Martina et<br>al. [2] | 320                      | 144                    | 450                |
| Proposed Design                | 216                      | 128                    | 724.638            |



Figure 8: Bar Graph of the Previous Result and Proposed Result-II

The implemented design is consumed less full adder, number of flip flop and maximum frequency. Figure 7 and figure 8 shows the bar graph of the previous algorithm and implemented algorithm. In this graph used three different colors with different parameters.

## V. CONCLUSION

The multilevel 2-D DWT is widely used in image compression and image coding for multimedia applications. Areadelay efficient hardware realization of the multilevel 2-D DWT has great practical interest for low-power resource constrained mobile and portable devices. In this thesis a multiplier-less VLSI architecture is proposed using new distributed arithmetic algorithm named MDA. We demonstrate that MDA is a very efficient architecture with adders as the main component and free of ROM, multiplication, and subtraction. The proposed architecture using MDA provides less delay and minimum number of slice compared the existing architecture. We demonstrate that MDA is a very efficient architecture with adders as the main component and free of read only memory, multiplication, and subtraction. For the adder array, a systematic approach is introduced to remove the potential redundancy so that minimum additions are necessary. So discrete wavelet transform using MDA technique is provides the least amount of maximum combinational path delay compare to other design.

The proposed MDA based DWT algorithm are consumed 48.92% number of slice Look up table (LUT), 32.5.0% number of full adder, 11.11% number of flip flop and 12.58% maximum combinational path delay.

#### REFERENCES

- [1] Mamatha I, Shikha Tripathi and Sudarshan TSB, "Pipelined Architecture for Filter Bank based 1-D DWT", International Conference on Signal Processing and Integrated Networks (SPIN), pp. 47-52, May 2016.
- [2] Maurizio Martin and Guido Masera, Massimo Ruo Roch and Gianluca Piccinini, "Result-Biased Distributed-Arithmetic-Based Filter Architectures for Approximately Computing the DWT", IEEE Transactions on Circuits and Systems—I: Regular Papers, Vol. 62, No. 8, pp. 2103-2113, August 2015.



(A High Impact Factor, Monthly, Peer Reviewed Journal)

Visit: <u>www.ijirset.com</u>

#### Vol. 8, Issue 5, May 2019

- [3] Basant Kumar Mohanty, Pramod Kumar Meher, "Memory-Efficient High- Speed Convolution-based Generic Structure for Multilevel 2-D DWT", IEEE transactions on Circuits, Systems for Video Technology, Vol. 23, No. 2, pp. 353-363, February 2013.
- [4] Basant K. Mohanty, Anurag Mahajan, Pramod K. Meher, "Area- and Power-Efficient Architecture for High-Throughput Implementation of Lifting 2-DDWT", IEEE Transactions on Circuits and Systems-II: Express Briefs, Vol.59, No.7, pp. 434-438, July 2012.
- [5] Chengjun Zhang, Chunyan Wang, M. Omair Ahmad, "A Pipeline VLSI Architecture for High-Speed Computation of the 1-D Discrete Wavelet Transform", IEEE transactions on Circuits and Systems-I; Regular Papers, Vol.57, No.10, pp. 2729-2740, October 2010.
- [6] Zhang, Chengjun, Chunyan Wang, and M. Omair Ahmad, "A pipeline VLSI architecture for high-speed computation of the 1-D discrete wavelet transform", IEEE Transactions on Circuits and Systems I: Regular Papers, Vol.57, No. 10, pp: pp. 2729-2740, October 2010.
- [7] S. M. M. Rahman, M. O. Ahmad, and M. N. S. Swamy, "A New Statistical Detector for DWT-Based Additive Image Watermarking using the Gauss-Hermit Expansion," IEEE Transactions Image Processing, Vol. 18, No. 8, pp. 1782–1796, August 2009.
- [8] P. K. Meher, B. K. Mohanty and J. C. Patra, "Hardware-Efficient Systolic-Like Modula Design for Two-Dimensional Discrete Wavelet Transform", IEEE Transactions on Circuits and Systems—Ii: Express Briefs, Vol. 55, No. 2, pp. 1021-1029, February 2008.
- [9] Chao Cheng, Keshab K. Parhi, "High-Speed VLSI Implementation of 2-D Discrete Wavelet Transform", IEEE Transactions on Signal Processing, Vol.56, No.1, pp. 393-403, January 2008.
- [10] C. C. Cheng, C.-T. Huang, C.-Y. Cheng, C.-Jr. Lian and L.-G. Chen, "On-chip Memory Optimization scheme for VLSI Implementation of Line-Based 2-D Discrete Wavelet Transform," IEEE Transactions on circuit and System for Video Technology, vol.17,no.7, pp. 814-822, July 2007.
- [11] M. Martina, and G. Masera, "Multiplier less, folded 9/7-5/3 wavelet VLSI Architecture, "IEEE Transactions on Circuits and System, Express Brief Vol. 54, No. 9, pp. 770-774, September 2007.
- [12] Pedro Henrique Cox and Aparecido Augusto de Carvalho, "Discrete Wavelet Transform Signal Analyzer", IEEE Transactions on Instrumentation and Measurement, Vol.56, No.10, pp.1640-1647, October 2007.