

Volume 11, Issue 2, February 2022



**Impact Factor: 7.569** 









| Volume 11, Issue 2, February 2022 |

| DOI:10.15680/LJIRSET.2022.1102057 |

# Performance and Stability Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology

Hariom Singh<sup>1</sup>, Satyarth Tiwari<sup>2</sup>, Suresh S Gawande<sup>3</sup>

M.Tech Scholar, Department of Electronics and Communication Engineering, Bhabha University Bhopal, India<sup>1</sup>
Assistant Professor, Department of Electronics and Communication Engineering, Bhabha University Bhopal, India<sup>2</sup>
Assistant Professor, Department of Electronics and Communication Engineering, Bhabha University Bhopal, India<sup>3</sup>

ABSTRACT: In recent years, there has been a growing demand for low-power devices, due to the fact that the expansion of CMOS technology. Scale, the crystal size corresponds to the SOC storage phenomenon, system-on-chip (SOC), decreased by the number of transistors increased. Overall, the number of transistors in the number of transistors on a chip of information is used for various functions. They need economic, low energy consumption to promote the design capacity to increase, low power consumption and little memory because it plays an important role for the growth of the overall energy consumption device design parameters playing tight leakage power devices. Although it can be used any bit of the flip-flop - hitting the SRAM-type semiconductor SRAM: this memory is turned off to the loss of data in the conventional sense. It is used to compare the results of the memristor SRAM and SRAM. The calculation is simple memristor SRAM and SRAM based on the design parameters in 45nm technology, the Cadence tool.

**KEYWORDS:** 6T SRAM, 4T SRAM, Memristor, Parameters, Implementation.

# I. INTRODUCTION

In the future, the demand for portable devices such as cell phones, laptops, PDAs, tools and electronic systems is increasing in the field of notebooks. Low-power electronics, the system is added, and the system uses memory to store data. One type of SRAM memory. The SRAM cell does not need to be refreshed with the technical and volatile properties, which means that when connected to the power supply, the data is used as power data to cover other qualities of the SRAM by which the use of the transistor is lost to a bit on the system memory chip (SOC) Stored, and reduced latency memory between processors. These advantages of SRAM are used to develop portable systems, so low power SRAM is very demanding in portable devices, so this file is based on the memristor SRAM. This article is intended for 6T SRAM. Memristors are used to develop low-power SRAM. The memristor is a passive electrical element with two ends of the nonlinear variable resistor also known as the recall. The associated electrical load and the link magnetic flux are a certain time interval. The memristor resistance depends on the magnitude and polarity of the voltage applied to it. It has voltage and current, which is similar to the non-linear relationship between the memory devices. The use of simple SRAM memristor technology reduces overall power and energy leakage.

#### II. 6T SRAM CELL OPERATION

Static random access memory (SRAM), which can save power, is always stored information. This is where they are needed, which does not require any power to store periodic soda data or non-volatile memory, flash memory, such as dynamic RAM (DRAM). The term "random access" refers to each array of cells in SRAM cells can be read or written in any order, regardless of which cell the last accessed.

6 transistors of SRAM cells, whose structure stores one bit of information, can be seen in Fig.1. The core of two CMOS inverters, in which each inverter Vout from the output potential to the input is fed to the other in the form V in. This feedback loop is stable to investors of relevant states.

Transistor access and word and bit string, WL and BL, and for reading or writing to cells. In the standby state, the word line is low, disabling the transistors of access. In this case, the investor is a complementary state. When the p-channel MOS transistor to the left converter is activated, the potential V1, out is high when the MOS transistor with the p-channel and the inverter 2 is turned off, Vr, out it is low.



| Volume 11, Issue 2, February 2022 |

| DOI:10.15680/IJIRSET.2022.1102057 |

In order to write the information is applied to the data and the reverse bit of the reverse data line (BL) is a bit string. Then the word high-voltage line is activated when the transistor is installed. As a little line drive is more powerful, you could say an inverter transistor. After the information is stored in the transistor the access investors can be turned off and the information of the investor is saved. To read the word, the string is activated, and the bit line is detected to activate the information of the access transistor.



Figure.1. Circuit Diagram of 6t SRAM Cell Operation

# A. Read Operation

In the read operation, the word line controller is disconnected outside the word line is activated. This value can be determined if the inverter in the SRAM cell controls the external logic of the string bits. As a discharge line, the cell immediately after reading the recording operation was taken in the previous step with preload. In read mode, charge internal node and stable SRAM6T record If the investor is not strong enough "(the static margin of the noise immunity is too small), it cannot be sufficiently discharged to the required value stored by the load scrambling of the bit string.



Figure.2. Circuit Diagram of 6t SRAM Read Operation

#### B. Write Operation

In the write operation, in order to increase the bit line, a one with three driver states (external) must be activated. Existing couples can easily write a cross. This is because the internal controller (the small transistor 6T SRAM used by the base station) is much smaller than the external controller. Then it allows the word line of the transistor, however, shaft data, a short circuit occurs when only a few nanoseconds. The write data block is applied to the bit lines (B and B). Transistors of access (M3 and M4), applying the word line WL allowing signal to the gate "1". The line, when the data "0" is stored in the memory "1" storage node, then the corresponding bit equals the voltage is supplied to "0", so that the current through the extraction device (for example, PUP1) storage of the high storage node, it decreases. When the voltage of the storage node is higher than the other inverter (M6 pull-up and descent M2), the content is lower than the trigger movement due to the feedback unit. When the voltage of the storage node "0" and "1" should be written in reverse. If the first storage node stores "0", the row bit and the data "0", there is no change in the state of the battery. If the first node stores storage "1" in the bit string and data "1", then there is no change in the state of the cell.

片 IJIRSET | e-ISSN: 2319-8753, p-ISSN: 2347-6710| www.ijirset.com | Impact Factor: 7.569|

| Volume 11, Issue 2, February 2022 |

| DOI:10.15680/IJIRSET.2022.1102057 |



Figure.3. Circuit Diagram of 6T SRAM Write Operation

#### **C.Memristor**

Depending on the magnitude and the polarity of the voltage applied to the resistor passive two-ended memristor diaphragm devices. This is similar to the memory device, and has a non-linear relationship between the voltages.



Figure.4. Memristor Basic Diagram

It gives relation between flux  $(\phi m)$  and charge(q). A memristor is defined as one non-volatile two-terminal device in which the magnetic flux between the terminals is a function of the quantity and has been designated M by the charge Q and its Om block and mathematical similar ones –

$$M(q) = \frac{d\Psi m/dq}{(1)}$$

# III. MEMRISTOR BASED SRAM

SRAM get good results, but this type of memory, and the problem of data storage is, in fact, is unstable. In order to overcome such problems, new technologies to reduce power consumption and increase the speed of memory for reading/writing. In this article we develop on the basis of the memristor SRAM. The simple SRAM is variable in nature and thus increases the system start-up time and is based on the non-volatile memory of the SRAM memristor nature, so that historical data is stored and memory even when the power is turned off and maintaining these two states does not require a power source which, when The power supply is cut off according to data, holding a film based circuit without external memristor factors.



Figure.5. Circuit Diagram of Memristor Based 6T SRAM



|| Volume 11, Issue 2, February 2022 ||

#### | DOI:10.15680/IJIRSET.2022.1102057 |

A memristor as a switching transistor, except that the memory barrier is a two-terminal device and the transistor consists of three terminal devices. The memristor consists of two thin layers, and these layers are located between the nanowire and the platinum layers also on the nanometer scale. These layers of TiO 2-doped and undoped TiO 2 are different. The change in resistance, when the TiO 2 layer takes oxygen ions and other losses of TiO 2 layers of these layers of oxygen ions, that is, the motion of a charge of ions based on titanium dioxide changes the movement of the resistance layer of the memristor. That's why this is called variable resistance and the memory is designed for use. Therefore a memristor can help reduce the overall power of the SRAM-based memristor.

#### IV.POWER DISSIPATION

When the dynamic power consumption of the circuit is in the active state, that is, part of the work to complete the data. Since the capacities of a load-lifting When PMOS and NMOS are moderately active. When the circuit is in the off state or in the static power dissipation occurs in the shutdown mode. Secondary transistor transmission in the mode of the downward threshold Tunnel current through gate oxide.

In leakage currents of the diode reverse biased

$$P_{total} = \bar{P}_{static} + P_{dynamic}$$

$$P_{dynamic} = {0.5 \choose CL * VDD2 * fc}$$
(2)

$$P_{\text{static}} = I_{\text{off}} * VDD \tag{3}$$

Where,

CL= load capacitance VDD=Power supply

fc= Clock frequency

I off = leakage current drawn by each switch in off state

#### V.LEAK CURRENT ANALYSIS

In memory, we have many bits in the grid matrix. This characterized by the escape is a very important bit of the cell. The purpose of this analysis is to assist in characterizing the battery-bit column Drain. The main purpose of this test is to look at the amount of the margin. During the read operation in a long column (unselected VNK). This analogue should serve as a guiding element, the maximum amount of design. In the physical memory matrix. To analyze the leakage current, it can be analyzed using bit cell.

- q is initialized to V<sub>dd</sub>.
- ~q is initialized to 0.
- WL is OFF and therefore is set to 0.
- b and ~

#### b is at Pre-charged.

The leakage current is measured as current through M3 (gateway NMOS transmissions for data 0). (What if the leakage current is high: in this case, when we try to read the value through cells of single-bit memory, we should not read the current value Other unselected cells a sufficient leakage current flowing through the ground

Bt genes or BB lines, and therefore do not have the correct output value).

Here, we have a technology for analysis of 45 nm.  $V_{dd}$  is 1.1V. Vss is 0V.

# **VI.SPEED**

High-speed digital circuits can be found: delay = 
$$\frac{(CL*VDD)}{Ion}$$
 (4)

Maximum clock frequency: = 
$$\frac{1}{td*Ld}$$
 (5)

Where, CL= load capacitance

VDD=Power supply

Ion= Current leakage, drawn by each of the included states

Ld= logic depth (no of stages through which a switching events through the clock cycle)



| Volume 11, Issue 2, February 2022 |

| DOI:10.15680/IJIRSET.2022.1102057 |

# VII.LEAKAGE REDUCTION TECHNIQUES

In the emerging technology leakage reduction, some changes must process technology, phase / implementation production, to reduce leakage during development, while others are based on the requirements for building support for a scheme optimization program and in some cases, technical support, but are introduced during Execution (dynamically). Several methods discussed in this section of the level of leakage reduction schemes have been proposed, and are used to reduce the static energy consumption in the SRAM cell [4-10].

Table I

| 6T         | 6T                                       |
|------------|------------------------------------------|
| SRAM(CMOS) | SRAM(MEMRIS                              |
|            | TOR)                                     |
| 48.27E-9   | 15.63E-6                                 |
| 5.550E-12  | 2.528E-12                                |
|            |                                          |
| 77.38E-3   | 650.8E-3                                 |
|            |                                          |
| 101.1E-9   | 78.91E-9                                 |
|            | SRAM(CMOS)  48.27E-9 5.550E-12  77.38E-3 |

Comparison of 6t SRAM and 6T Memristor Based SRAM



Graph.1. Graphical Representation of Results In Above Table

# VIII. ADVANTAGES OF CMOS TECHNOLOGY

Most often this is achieved by a SRAM cell that has the advantage of low static power consumption. However, the potential stability problems of such a design are such that, during the read operation, "0" can be stored with "1", the voltage in node V1 reaches Vth from NMOS N2 covered load node V2 is "0". In addition, additional nodes V1, rises to "1", because of the positive feedback mechanism.

- Production capacity
- Good margin of noise immunity
- Figured (in hazardous conditions, work reliably)
- Lower switching activity

### IX. DISADVANTAGES OF CMOS TECHNOLOGY

- It takes a lot of transistors
- Weak output processing
- Short-circuit powe
- power dissipation



| Volume 11, Issue 2, February 2022 |

| DOI:10.15680/IJIRSET.2022.1102057 |

#### X. CONCLUSION

45nm process technology and advanced CMOS / VLSI memory. It can be integrated into the physical description of the software, circuits, design and modeling project. The proposed project is designed 6T SRAM Memritor designed: This is not a temporary memristor. When the packing density is increased so that the system is on-chip (SOC), this technique reduces the stored data limit without power supply, reducing the leakage current. SRAM, SRAM-based maximum speed of execution of the ways we develop the ability to use the field.

#### **ACKNOWLEDGEMENT**

I would like to thanks Cadence tool for supporting to do our work successfully.

#### REFERENCES

- [1] Vijay Singh Baghel and Shyam Akashe, "Low power Memristor Based 7T SRAM Using MTCMOS Technique," 2015 Fifth International Conference on Advanced Computing & Communication Technologies in MP,India.
- [2] Thangamani.V, "Memristor-Based Resistive Random Access Memory: Hybrid Architecture for Low Power Compact Memory Design," Control Theory and Informatics ISSN 2224-5774 (Paper) ISSN 2225- 0492 (Online) Vol.4, No.7, 2014.
- [3] Uma Nirmal, Geetanjali Sharma, Yogesh Sharma, "A Low Power High Speed Adders using MTCMOS Technique," IJCEM International Journal of Computational Engineering & Management, Vol. 13, July 2011.
- [4] Nobuaki Kobayashi, Ryusuke Ito and Tadayoshi Enomoto, "A High Stability, Low Supply Voltage and Low Standby Power Six-Transistor CMOS SRAM," 978-1-4799-7792-5/15.
- [5] Farshad Moradi and Jens K. Madsen, "Robust Subthreshold 7T-SRAM Cell for Low-PoweApplications," 978-1-4799-4132-2/14.
- [6] Mika Kutila, Ari Paasio and Teijo Lehtonen, "Comparison of 130 nm Technology 6T and 8T SRAM Cell Designs for Near-Threshold
- [7] G.-F. Wang, W. Kang, Y.-Q. Cheng, J. Nan, J.-O. Klein, Y.-G. Zhang, and W.-S. Zhao, "Low Power Computing Paradigms Based on Emerging Non-Volatile Nanodevices," JOURNAL OF ELECTRONIC SCIENCE AND TECHNOLOGY, VOL. 12, NO. 2, JUNE 2014
- [8] Amit Grover, "Low Power 7-T SRAM using 90 NM Technology with Tanner Tool," 2013 First International Conference on Artificial Intelligence, Modelling & Simulation
- [9] U. Supriy, K. Ramana Rao, "Design of Low Power CMOS Circuits using Leakage Control Transistor and Multi-Threshold CMOS Techniques," IJCTA ,July-August 2012.
- [10] Bastien Giraud and Amara Amara, Andrei Vladimirescu, "A Comparative Study of 6T and 4T SRAM Cells in Double-Gate CMOS with Statistical Variation," 1-4244-0921-7/07











**Impact Factor:** 7.569

# INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH

IN SCIENCE | ENGINEERING | TECHNOLOGY







📵 9940 572 462 囟 6381 907 438 🔼 ijirset@gmail.com

